A Flipped-Voltage-Follower (FVF) based LDO is implemented in 55nm CMOS for low-power audio applications. It includes an auxiliary path to provide a proper ac-only bias to the bulk of the pass pMOS transistor. This improves the Power Supply Rejection Ratio (PSRR) up to 17dB in the target frequency range, from 50kHz to 2MHz, at cost of 1.5μA additional current. Thus, a PSRR of -46dB at 1MHz is measured, despite the parasitic and coupling effects of the 55nm CMOS, only 6.6μA of LDO quiescent current and a limited 65pF on-chip load capacitor. Other measurement results include a 0.016mV/V line regulation, 0.036mV/mA load regulation and 250ns settling time under a full load step. The proposed bulk-biasing LDO is able to operate with a supply voltage in the 1.08V to 1.8V range, a maximum efficiency η>91% and 80mV minimum dropout.

Spreafico, F., Sant, L., Gaggl, R., Baschirotto, A. (2025). A 65pF-CL, -46dB-PSRR at 1MHz, Wide Supply Bulk-Biasing FVF-Based LDO Consuming 6.6 uA. In 2025 32nd IEEE International Conference on Electronics, Circuits and Systems (ICECS) (pp.1-4). Institute of Electrical and Electronics Engineers Inc. [10.1109/ICECS66544.2025.11270815].

A 65pF-CL, -46dB-PSRR at 1MHz, Wide Supply Bulk-Biasing FVF-Based LDO Consuming 6.6 uA

Spreafico, F
Primo
;
Sant, L;Baschirotto, A
Ultimo
2025

Abstract

A Flipped-Voltage-Follower (FVF) based LDO is implemented in 55nm CMOS for low-power audio applications. It includes an auxiliary path to provide a proper ac-only bias to the bulk of the pass pMOS transistor. This improves the Power Supply Rejection Ratio (PSRR) up to 17dB in the target frequency range, from 50kHz to 2MHz, at cost of 1.5μA additional current. Thus, a PSRR of -46dB at 1MHz is measured, despite the parasitic and coupling effects of the 55nm CMOS, only 6.6μA of LDO quiescent current and a limited 65pF on-chip load capacitor. Other measurement results include a 0.016mV/V line regulation, 0.036mV/mA load regulation and 250ns settling time under a full load step. The proposed bulk-biasing LDO is able to operate with a supply voltage in the 1.08V to 1.8V range, a maximum efficiency η>91% and 80mV minimum dropout.
slide + paper
audio applications; BG; bulk-biasing; curvature compensation; FVF; LDO; power supply rejection ratio (PSRR);
English
32nd International Conference on Electronics, Circuits and Systems (ICECS) - 17-19 November 2025
2025
2025 32nd IEEE International Conference on Electronics, Circuits and Systems (ICECS)
9798331595852
2025
1
4
reserved
Spreafico, F., Sant, L., Gaggl, R., Baschirotto, A. (2025). A 65pF-CL, -46dB-PSRR at 1MHz, Wide Supply Bulk-Biasing FVF-Based LDO Consuming 6.6 uA. In 2025 32nd IEEE International Conference on Electronics, Circuits and Systems (ICECS) (pp.1-4). Institute of Electrical and Electronics Engineers Inc. [10.1109/ICECS66544.2025.11270815].
File in questo prodotto:
File Dimensione Formato  
Spreafico-2025-ICECS-VoR.pdf

Solo gestori archivio

Tipologia di allegato: Publisher’s Version (Version of Record, VoR)
Licenza: Tutti i diritti riservati
Dimensione 2.57 MB
Formato Adobe PDF
2.57 MB Adobe PDF   Visualizza/Apri   Richiedi una copia

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/10281/586843
Citazioni
  • Scopus 0
  • ???jsp.display-item.citation.isi??? ND
Social impact