A re-configurable switched capacitor sigma-delta analog-to-digital conversion architecture1,2 is proposed. The architecture consists of a MASH sigma delta modulator with nth lower-order (first-or second-order) loops cascaded together. Each loop can be powered on or off operating in high or low performance mode, according to application needs. The architecture can be configured to optimize performance and power consumption for specific resolution and applications. The architecture is proven by means of a prototype, implemented as a fourth-order and fabricated in a standard 0.18 um CMOS technology. The outputs of both high performance mode (fourth-order) and medium performance mode (second-order, first loop ON) are measured to demonstrate the configurability. The FFT demonstrates that the noise shaping for the fourth-order modulator is better than that of the second-order modulator with steeper noise shaping slope. © 2013 World Scientific Publishing Company.

Wan, K., Chan, G., Wong, W., Wan, K., Yau, B., Wu, A., et al. (2013). A re-configurable architecture for switched capacitor sigma-delta analog-to-digital conversion. JOURNAL OF CIRCUITS, SYSTEMS, AND COMPUTERS, 22(9), 1-9 [10.1142/S0218126613400124].

A re-configurable architecture for switched capacitor sigma-delta analog-to-digital conversion

BASCHIROTTO, ANDREA
2013

Abstract

A re-configurable switched capacitor sigma-delta analog-to-digital conversion architecture1,2 is proposed. The architecture consists of a MASH sigma delta modulator with nth lower-order (first-or second-order) loops cascaded together. Each loop can be powered on or off operating in high or low performance mode, according to application needs. The architecture can be configured to optimize performance and power consumption for specific resolution and applications. The architecture is proven by means of a prototype, implemented as a fourth-order and fabricated in a standard 0.18 um CMOS technology. The outputs of both high performance mode (fourth-order) and medium performance mode (second-order, first loop ON) are measured to demonstrate the configurability. The FFT demonstrates that the noise shaping for the fourth-order modulator is better than that of the second-order modulator with steeper noise shaping slope. © 2013 World Scientific Publishing Company.
Articolo in rivista - Articolo scientifico
ADC
English
2013
22
9
1
9
1340012
none
Wan, K., Chan, G., Wong, W., Wan, K., Yau, B., Wu, A., et al. (2013). A re-configurable architecture for switched capacitor sigma-delta analog-to-digital conversion. JOURNAL OF CIRCUITS, SYSTEMS, AND COMPUTERS, 22(9), 1-9 [10.1142/S0218126613400124].
File in questo prodotto:
Non ci sono file associati a questo prodotto.

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/10281/48563
Citazioni
  • Scopus 0
  • ???jsp.display-item.citation.isi??? 0
Social impact