This paper presents a 14-bits two-stage extended-range A/D converter (ERADC), consisting of a switched-capacitor second-order incremental ADC (IADC) based on a cascade of integrators with feedforward topology as first stage, followed by a 5-bit SAR ADC as second stage. The proposed architecture, does not require any active inter-stage block for providing the residue of the IADC coarse conversion to the SAR ADC for fine conversion, thus minimizing the power consumption. This is achieved by gating the IADC feedforward paths during the last clock cycle of the IADC conversion. With a clock frequency of 80 MHz, the complete ERADC achieves in simulation a peak SNR of 86 dB and a dynamic range of 92 dB at a data rate of 3.2 MS/s (24 clock cycles per conversion).

Taralkar, A., Conzatti, F., Malcovati, P., Baschirotto, A. (2021). A 3.2-MS/s 14-Bit Extended-Range Second-Order Incremental ADC. In 2021 28th IEEE International Conference on Electronics, Circuits, and Systems, ICECS 2021 - Proceedings. Institute of Electrical and Electronics Engineers Inc. [10.1109/ICECS53924.2021.9665647].

A 3.2-MS/s 14-Bit Extended-Range Second-Order Incremental ADC

Baschirotto A.
2021

Abstract

This paper presents a 14-bits two-stage extended-range A/D converter (ERADC), consisting of a switched-capacitor second-order incremental ADC (IADC) based on a cascade of integrators with feedforward topology as first stage, followed by a 5-bit SAR ADC as second stage. The proposed architecture, does not require any active inter-stage block for providing the residue of the IADC coarse conversion to the SAR ADC for fine conversion, thus minimizing the power consumption. This is achieved by gating the IADC feedforward paths during the last clock cycle of the IADC conversion. With a clock frequency of 80 MHz, the complete ERADC achieves in simulation a peak SNR of 86 dB and a dynamic range of 92 dB at a data rate of 3.2 MS/s (24 clock cycles per conversion).
paper
A/D converter; Clock cycles; Extended range; Feed-forward topology; Feedforward paths; Last clock; Proposed architectures; SAR ADC; Second orders; Switched capacitor
English
28th IEEE International Conference on Electronics, Circuits, and Systems, ICECS 2021 - 28 November 2021 through 1 December 2021
2021
2021 28th IEEE International Conference on Electronics, Circuits, and Systems, ICECS 2021 - Proceedings
9781728182810
2021
none
Taralkar, A., Conzatti, F., Malcovati, P., Baschirotto, A. (2021). A 3.2-MS/s 14-Bit Extended-Range Second-Order Incremental ADC. In 2021 28th IEEE International Conference on Electronics, Circuits, and Systems, ICECS 2021 - Proceedings. Institute of Electrical and Electronics Engineers Inc. [10.1109/ICECS53924.2021.9665647].
File in questo prodotto:
Non ci sono file associati a questo prodotto.

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/10281/471659
Citazioni
  • Scopus 1
  • ???jsp.display-item.citation.isi??? 0
Social impact