The Integrated Circuits manufacturing process is composed by many (around 100) elementary process steps, whose interaction determines the final product performances and quality. To monitor the process elementary devices are tested, so to obtain their structural and/or electrical parameters. One aim of this testing phase is to have a feedback on the production line when some problem occurs. This task should determine which particular elementary step is the cause of the problem. Therefore it is necessary to have cause-effect models, so to relate problems to structural parameter instabilities. Once the structural cause is determined, it is generally easy for the engineer to associate it to a precise process step. The methodology we propose in order to diagnose quality loss causes is based upon particular cause-effect structures named Bayesian networks.

Archetti, F., Carelli, A., Stella, F., Pelizza, M. (1996). Construction of Bayesian Network Model for Integrated Circuits Parametric Testing. In Progress in Industrial Mathematics at ECMI 94 (pp. 307-316). Helmut Neunzert [10.1007/978-3-322-82967-2_37].

Construction of Bayesian Network Model for Integrated Circuits Parametric Testing

ARCHETTI, FRANCESCO ANTONIO;STELLA, FABIO ANTONIO;
1996

Abstract

The Integrated Circuits manufacturing process is composed by many (around 100) elementary process steps, whose interaction determines the final product performances and quality. To monitor the process elementary devices are tested, so to obtain their structural and/or electrical parameters. One aim of this testing phase is to have a feedback on the production line when some problem occurs. This task should determine which particular elementary step is the cause of the problem. Therefore it is necessary to have cause-effect models, so to relate problems to structural parameter instabilities. Once the structural cause is determined, it is generally easy for the engineer to associate it to a precise process step. The methodology we propose in order to diagnose quality loss causes is based upon particular cause-effect structures named Bayesian networks.
Capitolo o saggio
Bayesian Networks,Integrated Circuits
English
Progress in Industrial Mathematics at ECMI 94
1996
978-3-322-82968-9
307
316
Archetti, F., Carelli, A., Stella, F., Pelizza, M. (1996). Construction of Bayesian Network Model for Integrated Circuits Parametric Testing. In Progress in Industrial Mathematics at ECMI 94 (pp. 307-316). Helmut Neunzert [10.1007/978-3-322-82967-2_37].
none
File in questo prodotto:
Non ci sono file associati a questo prodotto.

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/10281/42255
Citazioni
  • Scopus ND
  • ???jsp.display-item.citation.isi??? ND
Social impact