This paper presents the design of a variable gain amplifier (VGA) to be used in a reconfigurable receiver for wireless applications. The gain of the block can be digitally programmed between 0 and 35 dB, with a uniform step of 2.5 dB, while satisfying the noise and linearity requirements of WLAN, UMTS and GSM standards. The cutoff frequency of the system can be selected according to the processed standard (15 MHz for WLAN and UMTS, 5 MHz for GSM). Special care is taken in reducing the current consumption, which is limited to 4.3 mA in the maximum gain case. The block has been implemented in a standard 0.25 μm CMOS technology and with a supply voltage of 2.5 V. Full transistor-level simulations confirm the effectiveness of the proposed design, resulting in a SFDR of 83.6 dB and an OIP3 of 42 dBm when the WLAN operation mode and the maximum gain are set.

Ghittori, N., Vigna, A., Malcovati, P., D'Amico, S., Baschirotto, A. (2005). Design of a low-power variable gain amplifier for reconfigurable wireless receivers. In 12th IEEE International Conference on Electronics, Circuits and Systems. ICECS 2005. 1 (pp.1-4). IEEE [10.1109/ICECS.2005.4633461].

Design of a low-power variable gain amplifier for reconfigurable wireless receivers

BASCHIROTTO, ANDREA
2005

Abstract

This paper presents the design of a variable gain amplifier (VGA) to be used in a reconfigurable receiver for wireless applications. The gain of the block can be digitally programmed between 0 and 35 dB, with a uniform step of 2.5 dB, while satisfying the noise and linearity requirements of WLAN, UMTS and GSM standards. The cutoff frequency of the system can be selected according to the processed standard (15 MHz for WLAN and UMTS, 5 MHz for GSM). Special care is taken in reducing the current consumption, which is limited to 4.3 mA in the maximum gain case. The block has been implemented in a standard 0.25 μm CMOS technology and with a supply voltage of 2.5 V. Full transistor-level simulations confirm the effectiveness of the proposed design, resulting in a SFDR of 83.6 dB and an OIP3 of 42 dBm when the WLAN operation mode and the maximum gain are set.
paper
CMOS technology; GSM; UMTS; WLAN;c urrent 4.3 mA; current consumption; frequency 15 MHz; frequency 5 MHz; gain 0 dB to 35 dB; low-power variable gain amplifier design; reconfigurable wireless receivers; size 0.25 mum; transistor-level simulation; voltage 2.5 V; CMOS integrated circuits; low-power electronics; radio receivers; radiofrequency amplifiers;
English
ICECS
12th IEEE International Conference on Electronics, Circuits and Systems. ICECS 2005. 1
978-9972-61-100-1
2005
1
4
none
Ghittori, N., Vigna, A., Malcovati, P., D'Amico, S., Baschirotto, A. (2005). Design of a low-power variable gain amplifier for reconfigurable wireless receivers. In 12th IEEE International Conference on Electronics, Circuits and Systems. ICECS 2005. 1 (pp.1-4). IEEE [10.1109/ICECS.2005.4633461].
File in questo prodotto:
Non ci sono file associati a questo prodotto.

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/10281/36866
Citazioni
  • Scopus 3
  • ???jsp.display-item.citation.isi??? ND
Social impact